[INFO] cloning repository https://github.com/TinyCoor/riscv-emulator
[INFO] running `Command { std: "git" "-c" "credential.helper=" "-c" "credential.helper=/workspace/cargo-home/bin/git-credential-null" "clone" "--bare" "https://github.com/TinyCoor/riscv-emulator" "/workspace/cache/git-repos/https%3A%2F%2Fgithub.com%2FTinyCoor%2Friscv-emulator", kill_on_drop: false }`
[INFO] [stderr] Cloning into bare repository '/workspace/cache/git-repos/https%3A%2F%2Fgithub.com%2FTinyCoor%2Friscv-emulator'...
[INFO] running `Command { std: "git" "rev-parse" "HEAD", kill_on_drop: false }`
[INFO] [stdout] c9f6d41eb63ade8cc812287c5a158ed5c403cb9a
[INFO] testing TinyCoor/riscv-emulator against try#bd7d74411512a3dd3b35d2f699c51dd2557c7e7e+cargoflags=-Zbuild-dir-new-layout for pr-149852-1
[INFO] running `Command { std: "git" "clone" "/workspace/cache/git-repos/https%3A%2F%2Fgithub.com%2FTinyCoor%2Friscv-emulator" "/workspace/builds/worker-1-tc2/source", kill_on_drop: false }`
[INFO] [stderr] Cloning into '/workspace/builds/worker-1-tc2/source'...
[INFO] [stderr] done.
[INFO] started tweaking git repo https://github.com/TinyCoor/riscv-emulator
[INFO] finished tweaking git repo https://github.com/TinyCoor/riscv-emulator
[INFO] tweaked toml for git repo https://github.com/TinyCoor/riscv-emulator written to /workspace/builds/worker-1-tc2/source/Cargo.toml
[INFO] validating manifest of git repo https://github.com/TinyCoor/riscv-emulator on toolchain bd7d74411512a3dd3b35d2f699c51dd2557c7e7e
[INFO] running `Command { std: CARGO_HOME="/workspace/cargo-home" RUSTUP_HOME="/workspace/rustup-home" "/workspace/cargo-home/bin/cargo" "+bd7d74411512a3dd3b35d2f699c51dd2557c7e7e" "metadata" "--manifest-path" "Cargo.toml" "--no-deps", kill_on_drop: false }`
[INFO] crate git repo https://github.com/TinyCoor/riscv-emulator already has a lockfile, it will not be regenerated
[INFO] running `Command { std: CARGO_HOME="/workspace/cargo-home" RUSTUP_HOME="/workspace/rustup-home" "/workspace/cargo-home/bin/cargo" "+bd7d74411512a3dd3b35d2f699c51dd2557c7e7e" "fetch" "--manifest-path" "Cargo.toml", kill_on_drop: false }`
[INFO] running `Command { std: "docker" "create" "-v" "/var/lib/crater-agent-workspace/builds/worker-1-tc2/target:/opt/rustwide/target:rw,Z" "-v" "/var/lib/crater-agent-workspace/builds/worker-1-tc2/source:/opt/rustwide/workdir:ro,Z" "-v" "/var/lib/crater-agent-workspace/cargo-home:/opt/rustwide/cargo-home:ro,Z" "-v" "/var/lib/crater-agent-workspace/rustup-home:/opt/rustwide/rustup-home:ro,Z" "-e" "SOURCE_DIR=/opt/rustwide/workdir" "-e" "CARGO_TARGET_DIR=/opt/rustwide/target" "-e" "CARGO_HOME=/opt/rustwide/cargo-home" "-e" "RUSTUP_HOME=/opt/rustwide/rustup-home" "-w" "/opt/rustwide/workdir" "-m" "1610612736" "--user" "0:0" "--network" "none" "ghcr.io/rust-lang/crates-build-env/linux@sha256:aa71247004a7fa38d13ec170f48f06cdedf5bc50b2a8645e56ed7e992e6fa513" "/opt/rustwide/cargo-home/bin/cargo" "+bd7d74411512a3dd3b35d2f699c51dd2557c7e7e" "metadata" "--no-deps" "--format-version=1", kill_on_drop: false }`
[INFO] [stdout] 86e5eae9b8b63a4e43acc64a81fe1846a95e0b431a2d9456ef9787d602106453
[INFO] running `Command { std: "docker" "start" "-a" "86e5eae9b8b63a4e43acc64a81fe1846a95e0b431a2d9456ef9787d602106453", kill_on_drop: false }`
[INFO] running `Command { std: "docker" "inspect" "86e5eae9b8b63a4e43acc64a81fe1846a95e0b431a2d9456ef9787d602106453", kill_on_drop: false }`
[INFO] running `Command { std: "docker" "rm" "-f" "86e5eae9b8b63a4e43acc64a81fe1846a95e0b431a2d9456ef9787d602106453", kill_on_drop: false }`
[INFO] [stdout] 86e5eae9b8b63a4e43acc64a81fe1846a95e0b431a2d9456ef9787d602106453
[INFO] running `Command { std: "docker" "create" "-v" "/var/lib/crater-agent-workspace/builds/worker-1-tc2/target:/opt/rustwide/target:rw,Z" "-v" "/var/lib/crater-agent-workspace/builds/worker-1-tc2/source:/opt/rustwide/workdir:ro,Z" "-v" "/var/lib/crater-agent-workspace/cargo-home:/opt/rustwide/cargo-home:ro,Z" "-v" "/var/lib/crater-agent-workspace/rustup-home:/opt/rustwide/rustup-home:ro,Z" "-e" "SOURCE_DIR=/opt/rustwide/workdir" "-e" "CARGO_TARGET_DIR=/opt/rustwide/target" "-e" "CARGO_INCREMENTAL=0" "-e" "RUST_BACKTRACE=full" "-e" "RUSTFLAGS=--cap-lints=forbid" "-e" "RUSTDOCFLAGS=--cap-lints=forbid" "-e" "CARGO_HOME=/opt/rustwide/cargo-home" "-e" "RUSTUP_HOME=/opt/rustwide/rustup-home" "-w" "/opt/rustwide/workdir" "-m" "1610612736" "--user" "0:0" "--network" "none" "ghcr.io/rust-lang/crates-build-env/linux@sha256:aa71247004a7fa38d13ec170f48f06cdedf5bc50b2a8645e56ed7e992e6fa513" "/opt/rustwide/cargo-home/bin/cargo" "+bd7d74411512a3dd3b35d2f699c51dd2557c7e7e" "build" "--frozen" "--message-format=json" "-Zbuild-dir-new-layout", kill_on_drop: false }`
[INFO] [stdout] f7dfff0b2aed05fdaf76264830874ca9d387a8f6763f0da34c005a8930bf5201
[INFO] running `Command { std: "docker" "start" "-a" "f7dfff0b2aed05fdaf76264830874ca9d387a8f6763f0da34c005a8930bf5201", kill_on_drop: false }`
[INFO] [stderr]    Compiling rsicv_emulator v0.1.0 (/opt/rustwide/workdir)
[INFO] [stdout] warning: enum `Type` is never used
[INFO] [stdout]   --> src/main.rs:89:6
[INFO] [stdout]    |
[INFO] [stdout] 89 | enum Type {
[INFO] [stdout]    |      ^^^^
[INFO] [stdout]    |
[INFO] [stdout]    = note: `#[warn(dead_code)]` (part of `#[warn(unused)]`) on by default
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: method `decode` is never used
[INFO] [stdout]   --> src/main.rs:99:8
[INFO] [stdout]    |
[INFO] [stdout] 98 | impl Type {
[INFO] [stdout]    | --------- method in this implementation
[INFO] [stdout] 99 |     fn decode(&self, inst: u32) -> Instruction {
[INFO] [stdout]    |        ^^^^^^
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: enum `Instruction` is never used
[INFO] [stdout]    --> src/main.rs:309:6
[INFO] [stdout]     |
[INFO] [stdout] 309 | enum Instruction {
[INFO] [stdout]     |      ^^^^^^^^^^^
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: function `decode` is never used
[INFO] [stdout]    --> src/main.rs:380:4
[INFO] [stdout]     |
[INFO] [stdout] 380 | fn decode(inst: u32) -> Instruction {
[INFO] [stdout]     |    ^^^^^^
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: constant `OPCODE_TABLE` is never used
[INFO] [stdout]    --> src/main.rs:389:7
[INFO] [stdout]     |
[INFO] [stdout] 389 | const OPCODE_TABLE:[Option<Type>; 128] = [
[INFO] [stdout]     |       ^^^^^^^^^^^^
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stderr]     Finished `dev` profile [unoptimized + debuginfo] target(s) in 0.31s
[INFO] running `Command { std: "docker" "inspect" "f7dfff0b2aed05fdaf76264830874ca9d387a8f6763f0da34c005a8930bf5201", kill_on_drop: false }`
[INFO] running `Command { std: "docker" "rm" "-f" "f7dfff0b2aed05fdaf76264830874ca9d387a8f6763f0da34c005a8930bf5201", kill_on_drop: false }`
[INFO] [stdout] f7dfff0b2aed05fdaf76264830874ca9d387a8f6763f0da34c005a8930bf5201
[INFO] running `Command { std: "docker" "create" "-v" "/var/lib/crater-agent-workspace/builds/worker-1-tc2/target:/opt/rustwide/target:rw,Z" "-v" "/var/lib/crater-agent-workspace/builds/worker-1-tc2/source:/opt/rustwide/workdir:ro,Z" "-v" "/var/lib/crater-agent-workspace/cargo-home:/opt/rustwide/cargo-home:ro,Z" "-v" "/var/lib/crater-agent-workspace/rustup-home:/opt/rustwide/rustup-home:ro,Z" "-e" "SOURCE_DIR=/opt/rustwide/workdir" "-e" "CARGO_TARGET_DIR=/opt/rustwide/target" "-e" "CARGO_INCREMENTAL=0" "-e" "RUST_BACKTRACE=full" "-e" "RUSTFLAGS=--cap-lints=forbid" "-e" "RUSTDOCFLAGS=--cap-lints=forbid" "-e" "CARGO_HOME=/opt/rustwide/cargo-home" "-e" "RUSTUP_HOME=/opt/rustwide/rustup-home" "-w" "/opt/rustwide/workdir" "-m" "1610612736" "--user" "0:0" "--network" "none" "ghcr.io/rust-lang/crates-build-env/linux@sha256:aa71247004a7fa38d13ec170f48f06cdedf5bc50b2a8645e56ed7e992e6fa513" "/opt/rustwide/cargo-home/bin/cargo" "+bd7d74411512a3dd3b35d2f699c51dd2557c7e7e" "test" "--frozen" "--no-run" "--message-format=json" "-Zbuild-dir-new-layout", kill_on_drop: false }`
[INFO] [stdout] 1ae3598976f7efd3a9d3b1403afe3ed0ef253de945a33abd50e0404ef43f593b
[INFO] running `Command { std: "docker" "start" "-a" "1ae3598976f7efd3a9d3b1403afe3ed0ef253de945a33abd50e0404ef43f593b", kill_on_drop: false }`
[INFO] [stderr]    Compiling rsicv_emulator v0.1.0 (/opt/rustwide/workdir)
[INFO] [stdout] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:312:11
[INFO] [stdout]     |
[INFO] [stdout] 312 |     Addiw{rd: Register, rs1: Register, imm: i32},
[INFO] [stdout]     |     ----- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout]     = note: `#[warn(dead_code)]` (part of `#[warn(unused)]`) on by default
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `shamt` are never read
[INFO] [stdout]    --> src/main.rs:313:11
[INFO] [stdout]     |
[INFO] [stdout] 313 |     Slliw{rd: Register, rs1: Register, shamt: u32},
[INFO] [stdout]     |     ----- ^^            ^^^            ^^^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `shamt` are never read
[INFO] [stdout]    --> src/main.rs:314:11
[INFO] [stdout]     |
[INFO] [stdout] 314 |     Srliw{rd: Register, rs1: Register, shamt: u32},
[INFO] [stdout]     |     ----- ^^            ^^^            ^^^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `shamt` are never read
[INFO] [stdout]    --> src/main.rs:315:11
[INFO] [stdout]     |
[INFO] [stdout] 315 |     Sraiw{rd: Register, rs1: Register, shamt: u32},
[INFO] [stdout]     |     ----- ^^            ^^^            ^^^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:317:10
[INFO] [stdout]     |
[INFO] [stdout] 317 |     Addi{rd: Register, rs1: Register, imm: i32},
[INFO] [stdout]     |     ---- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:318:10
[INFO] [stdout]     |
[INFO] [stdout] 318 |     Slti{rd: Register, rs1: Register, imm: i32},
[INFO] [stdout]     |     ---- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:319:11
[INFO] [stdout]     |
[INFO] [stdout] 319 |     Sltiu{rd: Register, rs1: Register, imm: i32},
[INFO] [stdout]     |     ----- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:320:10
[INFO] [stdout]     |
[INFO] [stdout] 320 |     Xori{rd: Register, rs1: Register, imm: i32},
[INFO] [stdout]     |     ---- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:321:9
[INFO] [stdout]     |
[INFO] [stdout] 321 |     Ori{rd: Register, rs1: Register, imm: i32},
[INFO] [stdout]     |     --- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:322:10
[INFO] [stdout]     |
[INFO] [stdout] 322 |     Andi{rd: Register, rs1: Register, imm: i32},
[INFO] [stdout]     |     ---- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `shamt` are never read
[INFO] [stdout]    --> src/main.rs:324:10
[INFO] [stdout]     |
[INFO] [stdout] 324 |     Slli{rd: Register, rs1: Register, shamt: u32},
[INFO] [stdout]     |     ---- ^^            ^^^            ^^^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `shamt` are never read
[INFO] [stdout]    --> src/main.rs:325:10
[INFO] [stdout]     |
[INFO] [stdout] 325 |     Srli{rd: Register, rs1: Register, shamt: u32},
[INFO] [stdout]     |     ---- ^^            ^^^            ^^^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `shamt` are never read
[INFO] [stdout]    --> src/main.rs:326:10
[INFO] [stdout]     |
[INFO] [stdout] 326 |     Srai{rd: Register, rs1: Register, shamt: u32},
[INFO] [stdout]     |     ---- ^^            ^^^            ^^^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:328:10
[INFO] [stdout]     |
[INFO] [stdout] 328 |     Lb  {rd: Register,  rs1:Register, imm: i32},
[INFO] [stdout]     |     --   ^^             ^^^           ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:329:10
[INFO] [stdout]     |
[INFO] [stdout] 329 |     Lh  {rd: Register,  rs1:Register, imm: i32},
[INFO] [stdout]     |     --   ^^             ^^^           ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:330:10
[INFO] [stdout]     |
[INFO] [stdout] 330 |     Lw  {rd: Register,  rs1:Register, imm: i32},
[INFO] [stdout]     |     --   ^^             ^^^           ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:331:10
[INFO] [stdout]     |
[INFO] [stdout] 331 |     Lbu {rd: Register,  rs1:Register, imm: i32},
[INFO] [stdout]     |     ---  ^^             ^^^           ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:332:10
[INFO] [stdout]     |
[INFO] [stdout] 332 |     Lhu {rd: Register,  rs1:Register, imm: i32},
[INFO] [stdout]     |     ---  ^^             ^^^           ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:333:10
[INFO] [stdout]     |
[INFO] [stdout] 333 |     Lwu {rd: Register,  rs1:Register, imm: i32},
[INFO] [stdout]     |     ---  ^^             ^^^           ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:334:10
[INFO] [stdout]     |
[INFO] [stdout] 334 |     Ld  {rd: Register,  rs1:Register, imm: i32},
[INFO] [stdout]     |     --   ^^             ^^^           ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:336:12
[INFO] [stdout]     |
[INFO] [stdout] 336 |     Fence {rd :Register, rs1:Register,  imm: i32},
[INFO] [stdout]     |     -----  ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:338:11
[INFO] [stdout]     |
[INFO] [stdout] 338 |     Jalr {rd :Register, rs1:Register,  imm: i32},
[INFO] [stdout]     |     ----  ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd` and `imm` are never read
[INFO] [stdout]    --> src/main.rs:340:12
[INFO] [stdout]     |
[INFO] [stdout] 340 |     Auipc {rd: Register, imm: i32},
[INFO] [stdout]     |     -----  ^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd` and `imm` are never read
[INFO] [stdout]    --> src/main.rs:341:10
[INFO] [stdout]     |
[INFO] [stdout] 341 |     Lui {rd: Register, imm: i32},
[INFO] [stdout]     |     ---  ^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rs2`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:343:8
[INFO] [stdout]     |
[INFO] [stdout] 343 |     Sb{rs2: Register, rs1: Register, imm: i32},
[INFO] [stdout]     |     -- ^^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rs2`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:344:8
[INFO] [stdout]     |
[INFO] [stdout] 344 |     Sh{rs2: Register, rs1: Register, imm: i32},
[INFO] [stdout]     |     -- ^^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rs2`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:345:8
[INFO] [stdout]     |
[INFO] [stdout] 345 |     Sw{rs2: Register, rs1: Register, imm: i32},
[INFO] [stdout]     |     -- ^^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rs2`, `rs1`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:346:8
[INFO] [stdout]     |
[INFO] [stdout] 346 |     Sd{rs2: Register, rs1: Register, imm: i32},
[INFO] [stdout]     |     -- ^^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stdout]    --> src/main.rs:348:9
[INFO] [stdout]     |
[INFO] [stdout] 348 |     Add{rd: Register, rs1: Register, rs2: Register},
[INFO] [stdout]     |     --- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stdout]    --> src/main.rs:349:9
[INFO] [stdout]     |
[INFO] [stdout] 349 |     Sub{rd: Register, rs1: Register, rs2: Register},
[INFO] [stdout]     |     --- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stdout]    --> src/main.rs:350:9
[INFO] [stdout]     |
[INFO] [stdout] 350 |     Sll{rd: Register, rs1: Register, rs2: Register},
[INFO] [stdout]     |     --- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stdout]    --> src/main.rs:351:9
[INFO] [stdout]     |
[INFO] [stdout] 351 |     Slt{rd: Register, rs1: Register, rs2: Register},
[INFO] [stdout]     |     --- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stdout]    --> src/main.rs:352:10
[INFO] [stdout]     |
[INFO] [stdout] 352 |     Sltu{rd: Register, rs1: Register, rs2: Register},
[INFO] [stdout]     |     ---- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stdout]    --> src/main.rs:353:9
[INFO] [stdout]     |
[INFO] [stdout] 353 |     Xor{rd: Register, rs1: Register, rs2: Register},
[INFO] [stdout]     |     --- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stdout]    --> src/main.rs:354:9
[INFO] [stdout]     |
[INFO] [stdout] 354 |     Srl{rd: Register, rs1: Register, rs2: Register},
[INFO] [stdout]     |     --- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stdout]    --> src/main.rs:355:9
[INFO] [stdout]     |
[INFO] [stdout] 355 |     Sra{rd: Register, rs1: Register, rs2: Register},
[INFO] [stdout]     |     --- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stdout]    --> src/main.rs:356:8
[INFO] [stdout]     |
[INFO] [stdout] 356 |     Or{rd: Register, rs1: Register, rs2: Register},
[INFO] [stdout]     |     -- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stdout]    --> src/main.rs:357:9
[INFO] [stdout]     |
[INFO] [stdout] 357 |     And{rd: Register, rs1: Register, rs2: Register},
[INFO] [stdout]     |     --- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stdout]    --> src/main.rs:360:10
[INFO] [stdout]     |
[INFO] [stdout] 360 |     Addw{rd: Register, rs1: Register, rs2: Register},
[INFO] [stdout]     |     ---- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stdout]    --> src/main.rs:361:10
[INFO] [stdout]     |
[INFO] [stdout] 361 |     Subw{rd: Register, rs1: Register, rs2: Register},
[INFO] [stdout]     |     ---- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stdout]    --> src/main.rs:362:10
[INFO] [stdout]     |
[INFO] [stdout] 362 |     Sllw{rd: Register, rs1: Register, rs2: Register},
[INFO] [stdout]     |     ---- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stdout]    --> src/main.rs:363:10
[INFO] [stdout]     |
[INFO] [stdout] 363 |     Srlw{rd: Register, rs1: Register, rs2: Register},
[INFO] [stdout]     |     ---- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stdout]    --> src/main.rs:364:10
[INFO] [stdout]     |
[INFO] [stdout] 364 |     Sraw{rd: Register, rs1: Register, rs2: Register},
[INFO] [stdout]     |     ---- ^^            ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rs1`, `rs2`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:366:14
[INFO] [stdout]     |
[INFO] [stdout] 366 |     Beq     {rs1: Register,rs2: Register, imm:i32},
[INFO] [stdout]     |     ---      ^^^           ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rs1`, `rs2`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:367:14
[INFO] [stdout]     |
[INFO] [stdout] 367 |     Bne     {rs1: Register,rs2: Register, imm:i32},
[INFO] [stdout]     |     ---      ^^^           ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rs1`, `rs2`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:368:14
[INFO] [stdout]     |
[INFO] [stdout] 368 |     Blt     {rs1: Register,rs2: Register, imm:i32},
[INFO] [stdout]     |     ---      ^^^           ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rs1`, `rs2`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:369:14
[INFO] [stdout]     |
[INFO] [stdout] 369 |     Bge     {rs1: Register,rs2: Register, imm:i32},
[INFO] [stdout]     |     ---      ^^^           ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rs1`, `rs2`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:370:14
[INFO] [stdout]     |
[INFO] [stdout] 370 |     Bltu    {rs1: Register,rs2: Register, imm:i32},
[INFO] [stdout]     |     ----     ^^^           ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rs1`, `rs2`, and `imm` are never read
[INFO] [stdout]    --> src/main.rs:371:14
[INFO] [stdout]     |
[INFO] [stdout] 371 |     Bgeu    {rs1: Register,rs2: Register, imm:i32},
[INFO] [stdout]     |     ----     ^^^           ^^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] warning: fields `rd` and `imm` are never read
[INFO] [stdout]    --> src/main.rs:373:10
[INFO] [stdout]     |
[INFO] [stdout] 373 |     Jal {rd :Register, imm: i32},
[INFO] [stdout]     |     ---  ^^            ^^^
[INFO] [stdout]     |     |
[INFO] [stdout]     |     fields in this variant
[INFO] [stdout]     |
[INFO] [stdout]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stderr]     Finished `test` profile [unoptimized + debuginfo] target(s) in 0.43s
[INFO] running `Command { std: "docker" "inspect" "1ae3598976f7efd3a9d3b1403afe3ed0ef253de945a33abd50e0404ef43f593b", kill_on_drop: false }`
[INFO] running `Command { std: "docker" "rm" "-f" "1ae3598976f7efd3a9d3b1403afe3ed0ef253de945a33abd50e0404ef43f593b", kill_on_drop: false }`
[INFO] [stdout] 1ae3598976f7efd3a9d3b1403afe3ed0ef253de945a33abd50e0404ef43f593b
[INFO] running `Command { std: "docker" "create" "-v" "/var/lib/crater-agent-workspace/builds/worker-1-tc2/target:/opt/rustwide/target:rw,Z" "-v" "/var/lib/crater-agent-workspace/builds/worker-1-tc2/source:/opt/rustwide/workdir:ro,Z" "-v" "/var/lib/crater-agent-workspace/cargo-home:/opt/rustwide/cargo-home:ro,Z" "-v" "/var/lib/crater-agent-workspace/rustup-home:/opt/rustwide/rustup-home:ro,Z" "-e" "SOURCE_DIR=/opt/rustwide/workdir" "-e" "CARGO_TARGET_DIR=/opt/rustwide/target" "-e" "CARGO_INCREMENTAL=0" "-e" "RUST_BACKTRACE=full" "-e" "RUSTFLAGS=--cap-lints=forbid" "-e" "RUSTDOCFLAGS=--cap-lints=forbid" "-e" "CARGO_HOME=/opt/rustwide/cargo-home" "-e" "RUSTUP_HOME=/opt/rustwide/rustup-home" "-w" "/opt/rustwide/workdir" "-m" "1610612736" "--user" "0:0" "--network" "none" "ghcr.io/rust-lang/crates-build-env/linux@sha256:aa71247004a7fa38d13ec170f48f06cdedf5bc50b2a8645e56ed7e992e6fa513" "/opt/rustwide/cargo-home/bin/cargo" "+bd7d74411512a3dd3b35d2f699c51dd2557c7e7e" "test" "--frozen" "-Zbuild-dir-new-layout", kill_on_drop: false }`
[INFO] [stdout] 38c9db5707c27277ccdb342dbd5e90df115e9a586f37554dac8e7b8a66b175c4
[INFO] running `Command { std: "docker" "start" "-a" "38c9db5707c27277ccdb342dbd5e90df115e9a586f37554dac8e7b8a66b175c4", kill_on_drop: false }`
[INFO] [stderr] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:312:11
[INFO] [stderr]     |
[INFO] [stderr] 312 |     Addiw{rd: Register, rs1: Register, imm: i32},
[INFO] [stderr]     |     ----- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr]     = note: `#[warn(dead_code)]` (part of `#[warn(unused)]`) on by default
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `shamt` are never read
[INFO] [stderr]    --> src/main.rs:313:11
[INFO] [stderr]     |
[INFO] [stderr] 313 |     Slliw{rd: Register, rs1: Register, shamt: u32},
[INFO] [stderr]     |     ----- ^^            ^^^            ^^^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `shamt` are never read
[INFO] [stderr]    --> src/main.rs:314:11
[INFO] [stderr]     |
[INFO] [stderr] 314 |     Srliw{rd: Register, rs1: Register, shamt: u32},
[INFO] [stderr]     |     ----- ^^            ^^^            ^^^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `shamt` are never read
[INFO] [stderr]    --> src/main.rs:315:11
[INFO] [stderr]     |
[INFO] [stderr] 315 |     Sraiw{rd: Register, rs1: Register, shamt: u32},
[INFO] [stderr]     |     ----- ^^            ^^^            ^^^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:317:10
[INFO] [stderr]     |
[INFO] [stderr] 317 |     Addi{rd: Register, rs1: Register, imm: i32},
[INFO] [stderr]     |     ---- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:318:10
[INFO] [stderr]     |
[INFO] [stderr] 318 |     Slti{rd: Register, rs1: Register, imm: i32},
[INFO] [stderr]     |     ---- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:319:11
[INFO] [stderr]     |
[INFO] [stderr] 319 |     Sltiu{rd: Register, rs1: Register, imm: i32},
[INFO] [stderr]     |     ----- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:320:10
[INFO] [stderr]     |
[INFO] [stderr] 320 |     Xori{rd: Register, rs1: Register, imm: i32},
[INFO] [stderr]     |     ---- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:321:9
[INFO] [stderr]     |
[INFO] [stderr] 321 |     Ori{rd: Register, rs1: Register, imm: i32},
[INFO] [stderr]     |     --- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:322:10
[INFO] [stderr]     |
[INFO] [stderr] 322 |     Andi{rd: Register, rs1: Register, imm: i32},
[INFO] [stderr]     |     ---- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `shamt` are never read
[INFO] [stderr]    --> src/main.rs:324:10
[INFO] [stderr]     |
[INFO] [stderr] 324 |     Slli{rd: Register, rs1: Register, shamt: u32},
[INFO] [stderr]     |     ---- ^^            ^^^            ^^^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `shamt` are never read
[INFO] [stderr]    --> src/main.rs:325:10
[INFO] [stderr]     |
[INFO] [stderr] 325 |     Srli{rd: Register, rs1: Register, shamt: u32},
[INFO] [stderr]     |     ---- ^^            ^^^            ^^^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `shamt` are never read
[INFO] [stderr]    --> src/main.rs:326:10
[INFO] [stderr]     |
[INFO] [stderr] 326 |     Srai{rd: Register, rs1: Register, shamt: u32},
[INFO] [stderr]     |     ---- ^^            ^^^            ^^^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:328:10
[INFO] [stderr]     |
[INFO] [stderr] 328 |     Lb  {rd: Register,  rs1:Register, imm: i32},
[INFO] [stderr]     |     --   ^^             ^^^           ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:329:10
[INFO] [stderr]     |
[INFO] [stderr] 329 |     Lh  {rd: Register,  rs1:Register, imm: i32},
[INFO] [stderr]     |     --   ^^             ^^^           ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:330:10
[INFO] [stderr]     |
[INFO] [stderr] 330 |     Lw  {rd: Register,  rs1:Register, imm: i32},
[INFO] [stderr]     |     --   ^^             ^^^           ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:331:10
[INFO] [stderr]     |
[INFO] [stderr] 331 |     Lbu {rd: Register,  rs1:Register, imm: i32},
[INFO] [stderr]     |     ---  ^^             ^^^           ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:332:10
[INFO] [stderr]     |
[INFO] [stderr] 332 |     Lhu {rd: Register,  rs1:Register, imm: i32},
[INFO] [stderr]     |     ---  ^^             ^^^           ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:333:10
[INFO] [stderr]     |
[INFO] [stderr] 333 |     Lwu {rd: Register,  rs1:Register, imm: i32},
[INFO] [stderr]     |     ---  ^^             ^^^           ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:334:10
[INFO] [stderr]     |
[INFO] [stderr] 334 |     Ld  {rd: Register,  rs1:Register, imm: i32},
[INFO] [stderr]     |     --   ^^             ^^^           ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:336:12
[INFO] [stderr]     |
[INFO] [stderr] 336 |     Fence {rd :Register, rs1:Register,  imm: i32},
[INFO] [stderr]     |     -----  ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:338:11
[INFO] [stderr]     |
[INFO] [stderr] 338 |     Jalr {rd :Register, rs1:Register,  imm: i32},
[INFO] [stderr]     |     ----  ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd` and `imm` are never read
[INFO] [stderr]    --> src/main.rs:340:12
[INFO] [stderr]     |
[INFO] [stderr] 340 |     Auipc {rd: Register, imm: i32},
[INFO] [stderr]     |     -----  ^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd` and `imm` are never read
[INFO] [stderr]    --> src/main.rs:341:10
[INFO] [stderr]     |
[INFO] [stderr] 341 |     Lui {rd: Register, imm: i32},
[INFO] [stderr]     |     ---  ^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rs2`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:343:8
[INFO] [stderr]     |
[INFO] [stderr] 343 |     Sb{rs2: Register, rs1: Register, imm: i32},
[INFO] [stderr]     |     -- ^^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rs2`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:344:8
[INFO] [stderr]     |
[INFO] [stderr] 344 |     Sh{rs2: Register, rs1: Register, imm: i32},
[INFO] [stderr]     |     -- ^^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rs2`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:345:8
[INFO] [stderr]     |
[INFO] [stderr] 345 |     Sw{rs2: Register, rs1: Register, imm: i32},
[INFO] [stderr]     |     -- ^^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rs2`, `rs1`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:346:8
[INFO] [stderr]     |
[INFO] [stderr] 346 |     Sd{rs2: Register, rs1: Register, imm: i32},
[INFO] [stderr]     |     -- ^^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stderr]    --> src/main.rs:348:9
[INFO] [stderr]     |
[INFO] [stderr] 348 |     Add{rd: Register, rs1: Register, rs2: Register},
[INFO] [stderr]     |     --- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stderr]    --> src/main.rs:349:9
[INFO] [stderr]     |
[INFO] [stderr] 349 |     Sub{rd: Register, rs1: Register, rs2: Register},
[INFO] [stderr]     |     --- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stderr]    --> src/main.rs:350:9
[INFO] [stderr]     |
[INFO] [stderr] 350 |     Sll{rd: Register, rs1: Register, rs2: Register},
[INFO] [stderr]     |     --- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stderr]    --> src/main.rs:351:9
[INFO] [stderr]     |
[INFO] [stderr] 351 |     Slt{rd: Register, rs1: Register, rs2: Register},
[INFO] [stderr]     |     --- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stderr]    --> src/main.rs:352:10
[INFO] [stderr]     |
[INFO] [stderr] 352 |     Sltu{rd: Register, rs1: Register, rs2: Register},
[INFO] [stderr]     |     ---- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stderr]    --> src/main.rs:353:9
[INFO] [stderr]     |
[INFO] [stderr] 353 |     Xor{rd: Register, rs1: Register, rs2: Register},
[INFO] [stderr]     |     --- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stderr]    --> src/main.rs:354:9
[INFO] [stderr]     |
[INFO] [stderr] 354 |     Srl{rd: Register, rs1: Register, rs2: Register},
[INFO] [stderr]     |     --- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stderr]    --> src/main.rs:355:9
[INFO] [stderr]     |
[INFO] [stderr] 355 |     Sra{rd: Register, rs1: Register, rs2: Register},
[INFO] [stderr]     |     --- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stderr]    --> src/main.rs:356:8
[INFO] [stderr]     |
[INFO] [stderr] 356 |     Or{rd: Register, rs1: Register, rs2: Register},
[INFO] [stderr]     |     -- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stderr]    --> src/main.rs:357:9
[INFO] [stderr]     |
[INFO] [stderr] 357 |     And{rd: Register, rs1: Register, rs2: Register},
[INFO] [stderr]     |     --- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stderr]    --> src/main.rs:360:10
[INFO] [stderr]     |
[INFO] [stderr] 360 |     Addw{rd: Register, rs1: Register, rs2: Register},
[INFO] [stderr]     |     ---- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stderr]    --> src/main.rs:361:10
[INFO] [stderr]     |
[INFO] [stderr] 361 |     Subw{rd: Register, rs1: Register, rs2: Register},
[INFO] [stderr]     |     ---- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stderr]    --> src/main.rs:362:10
[INFO] [stderr]     |
[INFO] [stderr] 362 |     Sllw{rd: Register, rs1: Register, rs2: Register},
[INFO] [stderr]     |     ---- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stderr]    --> src/main.rs:363:10
[INFO] [stderr]     |
[INFO] [stderr] 363 |     Srlw{rd: Register, rs1: Register, rs2: Register},
[INFO] [stderr]     |     ---- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd`, `rs1`, and `rs2` are never read
[INFO] [stderr]    --> src/main.rs:364:10
[INFO] [stderr]     |
[INFO] [stderr] 364 |     Sraw{rd: Register, rs1: Register, rs2: Register},
[INFO] [stderr]     |     ---- ^^            ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rs1`, `rs2`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:366:14
[INFO] [stderr]     |
[INFO] [stderr] 366 |     Beq     {rs1: Register,rs2: Register, imm:i32},
[INFO] [stderr]     |     ---      ^^^           ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rs1`, `rs2`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:367:14
[INFO] [stderr]     |
[INFO] [stderr] 367 |     Bne     {rs1: Register,rs2: Register, imm:i32},
[INFO] [stderr]     |     ---      ^^^           ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rs1`, `rs2`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:368:14
[INFO] [stderr]     |
[INFO] [stderr] 368 |     Blt     {rs1: Register,rs2: Register, imm:i32},
[INFO] [stderr]     |     ---      ^^^           ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rs1`, `rs2`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:369:14
[INFO] [stderr]     |
[INFO] [stderr] 369 |     Bge     {rs1: Register,rs2: Register, imm:i32},
[INFO] [stderr]     |     ---      ^^^           ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rs1`, `rs2`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:370:14
[INFO] [stderr]     |
[INFO] [stderr] 370 |     Bltu    {rs1: Register,rs2: Register, imm:i32},
[INFO] [stderr]     |     ----     ^^^           ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rs1`, `rs2`, and `imm` are never read
[INFO] [stderr]    --> src/main.rs:371:14
[INFO] [stderr]     |
[INFO] [stderr] 371 |     Bgeu    {rs1: Register,rs2: Register, imm:i32},
[INFO] [stderr]     |     ----     ^^^           ^^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: fields `rd` and `imm` are never read
[INFO] [stderr]    --> src/main.rs:373:10
[INFO] [stderr]     |
[INFO] [stderr] 373 |     Jal {rd :Register, imm: i32},
[INFO] [stderr]     |     ---  ^^            ^^^
[INFO] [stderr]     |     |
[INFO] [stderr]     |     fields in this variant
[INFO] [stderr]     |
[INFO] [stderr]     = note: `Instruction` has a derived impl for the trait `Debug`, but this is intentionally ignored during dead code analysis
[INFO] [stderr] 
[INFO] [stderr] warning: `rsicv_emulator` (bin "rsicv_emulator" test) generated 50 warnings
[INFO] [stderr]     Finished `test` profile [unoptimized + debuginfo] target(s) in 0.02s
[INFO] [stderr]      Running unittests src/main.rs (/opt/rustwide/target/debug/build/rsicv_emulator/0b8633da015c8820/deps/rsicv_emulator-0b8633da015c8820)
[INFO] [stdout] 
[INFO] [stdout] running 1 test
[INFO] [stderr] error: test failed, to rerun pass `--bin rsicv_emulator`
[INFO] [stdout] test test ... FAILED
[INFO] [stdout] 
[INFO] [stdout] failures:
[INFO] [stdout] 
[INFO] [stdout] ---- test stdout ----
[INFO] [stdout] 
[INFO] [stdout] thread 'test' (25) panicked at src/main.rs:304:5:
[INFO] [stdout] Failed
[INFO] [stdout] 
[INFO] [stdout] stack backtrace:
[INFO] [stdout]    0:     0x5add69f52a72 - std[840933623431fd06]::backtrace_rs::backtrace::libunwind::trace
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/../../backtrace/src/backtrace/libunwind.rs:117:9
[INFO] [stdout]    1:     0x5add69f52a72 - std[840933623431fd06]::backtrace_rs::backtrace::trace_unsynchronized::<std[840933623431fd06]::sys::backtrace::_print_fmt::{closure#1}>
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/../../backtrace/src/backtrace/mod.rs:66:14
[INFO] [stdout]    2:     0x5add69f52a72 - std[840933623431fd06]::sys::backtrace::_print_fmt
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/sys/backtrace.rs:74:9
[INFO] [stdout]    3:     0x5add69f52a72 - <<std[840933623431fd06]::sys::backtrace::BacktraceLock>::print::DisplayBacktrace as core[8f93d80df273fe75]::fmt::Display>::fmt
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/sys/backtrace.rs:44:26
[INFO] [stdout]    4:     0x5add69f672aa - <core[8f93d80df273fe75]::fmt::rt::Argument>::fmt
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/core/src/fmt/rt.rs:152:76
[INFO] [stdout]    5:     0x5add69f672aa - core[8f93d80df273fe75]::fmt::write
[INFO] [stdout]    6:     0x5add69f578a6 - std[840933623431fd06]::io::default_write_fmt::<alloc[40b2bae28975ac47]::vec::Vec<u8>>
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/io/mod.rs:639:11
[INFO] [stdout]    7:     0x5add69f578a6 - <alloc[40b2bae28975ac47]::vec::Vec<u8> as std[840933623431fd06]::io::Write>::write_fmt
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/io/mod.rs:1994:13
[INFO] [stdout]    8:     0x5add69f30f3f - <std[840933623431fd06]::sys::backtrace::BacktraceLock>::print
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/sys/backtrace.rs:47:9
[INFO] [stdout]    9:     0x5add69f30f3f - std[840933623431fd06]::panicking::default_hook::{closure#0}
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/panicking.rs:292:27
[INFO] [stdout]   10:     0x5add69f4ada9 - std[840933623431fd06]::panicking::default_hook
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/panicking.rs:316:9
[INFO] [stdout]   11:     0x5add69ee665e - <alloc[40b2bae28975ac47]::boxed::Box<dyn for<'a, 'b> core[8f93d80df273fe75]::ops::function::Fn<(&'a std[840933623431fd06]::panic::PanicHookInfo<'b>,), Output = ()> + core[8f93d80df273fe75]::marker::Sync + core[8f93d80df273fe75]::marker::Send> as core[8f93d80df273fe75]::ops::function::Fn<(&std[840933623431fd06]::panic::PanicHookInfo,)>>::call
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/alloc/src/boxed.rs:2220:9
[INFO] [stdout]   12:     0x5add69ee665e - test[2f1252070343a163]::test_main_with_exit_callback::<test[2f1252070343a163]::test_main::{closure#0}>::{closure#0}
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/test/src/lib.rs:145:21
[INFO] [stdout]   13:     0x5add69f4af62 - <alloc[40b2bae28975ac47]::boxed::Box<dyn for<'a, 'b> core[8f93d80df273fe75]::ops::function::Fn<(&'a std[840933623431fd06]::panic::PanicHookInfo<'b>,), Output = ()> + core[8f93d80df273fe75]::marker::Sync + core[8f93d80df273fe75]::marker::Send> as core[8f93d80df273fe75]::ops::function::Fn<(&std[840933623431fd06]::panic::PanicHookInfo,)>>::call
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/alloc/src/boxed.rs:2220:9
[INFO] [stdout]   14:     0x5add69f4af62 - std[840933623431fd06]::panicking::panic_with_hook
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/panicking.rs:833:13
[INFO] [stdout]   15:     0x5add69f3102a - std[840933623431fd06]::panicking::panic_handler::{closure#0}
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/panicking.rs:691:13
[INFO] [stdout]   16:     0x5add69f289c9 - std[840933623431fd06]::sys::backtrace::__rust_end_short_backtrace::<std[840933623431fd06]::panicking::panic_handler::{closure#0}, !>
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/sys/backtrace.rs:182:18
[INFO] [stdout]   17:     0x5add69f31e4d - __rustc[5b4a0c6d8cc4a177]::rust_begin_unwind
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/panicking.rs:689:5
[INFO] [stdout]   18:     0x5add69f6791c - core[8f93d80df273fe75]::panicking::panic_fmt
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/core/src/panicking.rs:80:14
[INFO] [stdout]   19:     0x5add69ed8d01 - rsicv_emulator[dc72a32fb7d6c877]::test
[INFO] [stdout]                                at /opt/rustwide/workdir/src/main.rs:304:5
[INFO] [stdout]   20:     0x5add69ed8b97 - rsicv_emulator[dc72a32fb7d6c877]::test::{closure#0}
[INFO] [stdout]                                at /opt/rustwide/workdir/src/main.rs:301:10
[INFO] [stdout]   21:     0x5add69eda936 - <rsicv_emulator[dc72a32fb7d6c877]::test::{closure#0} as core[8f93d80df273fe75]::ops::function::FnOnce<()>>::call_once
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/core/src/ops/function.rs:250:5
[INFO] [stdout]   22:     0x5add69edaa0b - <fn() -> core[8f93d80df273fe75]::result::Result<(), alloc[40b2bae28975ac47]::string::String> as core[8f93d80df273fe75]::ops::function::FnOnce<()>>::call_once
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/core/src/ops/function.rs:250:5
[INFO] [stdout]   23:     0x5add69edaa0b - test[2f1252070343a163]::__rust_begin_short_backtrace::<core[8f93d80df273fe75]::result::Result<(), alloc[40b2bae28975ac47]::string::String>, fn() -> core[8f93d80df273fe75]::result::Result<(), alloc[40b2bae28975ac47]::string::String>>
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/test/src/lib.rs:663:18
[INFO] [stdout]   24:     0x5add69ee726a - test[2f1252070343a163]::run_test_in_process::{closure#0}
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/test/src/lib.rs:686:74
[INFO] [stdout]   25:     0x5add69ee726a - <core[8f93d80df273fe75]::panic::unwind_safe::AssertUnwindSafe<test[2f1252070343a163]::run_test_in_process::{closure#0}> as core[8f93d80df273fe75]::ops::function::FnOnce<()>>::call_once
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/core/src/panic/unwind_safe.rs:274:9
[INFO] [stdout]   26:     0x5add69ee726a - std[840933623431fd06]::panicking::catch_unwind::do_call::<core[8f93d80df273fe75]::panic::unwind_safe::AssertUnwindSafe<test[2f1252070343a163]::run_test_in_process::{closure#0}>, core[8f93d80df273fe75]::result::Result<(), alloc[40b2bae28975ac47]::string::String>>
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/panicking.rs:581:40
[INFO] [stdout]   27:     0x5add69ee726a - std[840933623431fd06]::panicking::catch_unwind::<core[8f93d80df273fe75]::result::Result<(), alloc[40b2bae28975ac47]::string::String>, core[8f93d80df273fe75]::panic::unwind_safe::AssertUnwindSafe<test[2f1252070343a163]::run_test_in_process::{closure#0}>>
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/panicking.rs:544:19
[INFO] [stdout]   28:     0x5add69ee726a - std[840933623431fd06]::panic::catch_unwind::<core[8f93d80df273fe75]::panic::unwind_safe::AssertUnwindSafe<test[2f1252070343a163]::run_test_in_process::{closure#0}>, core[8f93d80df273fe75]::result::Result<(), alloc[40b2bae28975ac47]::string::String>>
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/panic.rs:359:14
[INFO] [stdout]   29:     0x5add69ee726a - test[2f1252070343a163]::run_test_in_process
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/test/src/lib.rs:686:27
[INFO] [stdout]   30:     0x5add69ee726a - test[2f1252070343a163]::run_test::{closure#0}
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/test/src/lib.rs:607:43
[INFO] [stdout]   31:     0x5add69ee1734 - test[2f1252070343a163]::run_test::{closure#1}
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/test/src/lib.rs:637:41
[INFO] [stdout]   32:     0x5add69ee1734 - std[840933623431fd06]::sys::backtrace::__rust_begin_short_backtrace::<test[2f1252070343a163]::run_test::{closure#1}, ()>
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/sys/backtrace.rs:166:18
[INFO] [stdout]   33:     0x5add69ee9d62 - std[840933623431fd06]::thread::lifecycle::spawn_unchecked::<test[2f1252070343a163]::run_test::{closure#1}, ()>::{closure#1}::{closure#0}
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/thread/lifecycle.rs:91:13
[INFO] [stdout]   34:     0x5add69ee9d62 - <core[8f93d80df273fe75]::panic::unwind_safe::AssertUnwindSafe<std[840933623431fd06]::thread::lifecycle::spawn_unchecked<test[2f1252070343a163]::run_test::{closure#1}, ()>::{closure#1}::{closure#0}> as core[8f93d80df273fe75]::ops::function::FnOnce<()>>::call_once
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/core/src/panic/unwind_safe.rs:274:9
[INFO] [stdout]   35:     0x5add69ee9d62 - std[840933623431fd06]::panicking::catch_unwind::do_call::<core[8f93d80df273fe75]::panic::unwind_safe::AssertUnwindSafe<std[840933623431fd06]::thread::lifecycle::spawn_unchecked<test[2f1252070343a163]::run_test::{closure#1}, ()>::{closure#1}::{closure#0}>, ()>
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/panicking.rs:581:40
[INFO] [stdout]   36:     0x5add69ee9d62 - std[840933623431fd06]::panicking::catch_unwind::<(), core[8f93d80df273fe75]::panic::unwind_safe::AssertUnwindSafe<std[840933623431fd06]::thread::lifecycle::spawn_unchecked<test[2f1252070343a163]::run_test::{closure#1}, ()>::{closure#1}::{closure#0}>>
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/panicking.rs:544:19
[INFO] [stdout]   37:     0x5add69ee9d62 - std[840933623431fd06]::panic::catch_unwind::<core[8f93d80df273fe75]::panic::unwind_safe::AssertUnwindSafe<std[840933623431fd06]::thread::lifecycle::spawn_unchecked<test[2f1252070343a163]::run_test::{closure#1}, ()>::{closure#1}::{closure#0}>, ()>
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/panic.rs:359:14
[INFO] [stdout]   38:     0x5add69ee9d62 - std[840933623431fd06]::thread::lifecycle::spawn_unchecked::<test[2f1252070343a163]::run_test::{closure#1}, ()>::{closure#1}
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/thread/lifecycle.rs:89:26
[INFO] [stdout]   39:     0x5add69ee9d62 - <std[840933623431fd06]::thread::lifecycle::spawn_unchecked<test[2f1252070343a163]::run_test::{closure#1}, ()>::{closure#1} as core[8f93d80df273fe75]::ops::function::FnOnce<()>>::call_once::{shim:vtable#0}
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/core/src/ops/function.rs:250:5
[INFO] [stdout]   40:     0x5add69f5231f - <alloc[40b2bae28975ac47]::boxed::Box<dyn core[8f93d80df273fe75]::ops::function::FnOnce<(), Output = ()> + core[8f93d80df273fe75]::marker::Send> as core[8f93d80df273fe75]::ops::function::FnOnce<()>>::call_once
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/alloc/src/boxed.rs:2206:9
[INFO] [stdout]   41:     0x5add69f5231f - <std[840933623431fd06]::sys::thread::unix::Thread>::new::thread_start
[INFO] [stdout]                                at /rustc/bd7d74411512a3dd3b35d2f699c51dd2557c7e7e/library/std/src/sys/thread/unix.rs:119:17
[INFO] [stdout]   42:     0x730fcdafdaa4 - <unknown>
[INFO] [stdout]   43:     0x730fcdb8aa64 - clone
[INFO] [stdout]   44:                0x0 - <unknown>
[INFO] [stdout] 
[INFO] [stdout] 
[INFO] [stdout] failures:
[INFO] [stdout]     test
[INFO] [stdout] 
[INFO] [stdout] test result: FAILED. 0 passed; 1 failed; 0 ignored; 0 measured; 0 filtered out; finished in 0.02s
[INFO] [stdout] 
[INFO] running `Command { std: "docker" "inspect" "38c9db5707c27277ccdb342dbd5e90df115e9a586f37554dac8e7b8a66b175c4", kill_on_drop: false }`
[INFO] running `Command { std: "docker" "rm" "-f" "38c9db5707c27277ccdb342dbd5e90df115e9a586f37554dac8e7b8a66b175c4", kill_on_drop: false }`
[INFO] [stdout] 38c9db5707c27277ccdb342dbd5e90df115e9a586f37554dac8e7b8a66b175c4
